Conferences in DBLP
Robert C. Kroeger Testability Emphasis in the General Electric A/VLSI Program. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:4- [Conf ] Robert F. Miller , Kenneth W. Doversberger Testing Trends in Automotive Electronics. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:5- [Conf ] J. A. G. Shearsmith The Effect of the Factory of the Future on Society. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:6-11 [Conf ] Robert Albrow Test Pattern Compaction in VLSI Testers. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:12-17 [Conf ] Steven Ladd Implementing a Self-Managed Test Vector Memory with One Million Elements. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:18-20 [Conf ] Y. Kuramitsu , Y. Gamo A Suitable Test System for Gate Array. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:21-24 [Conf ] David R. Emberson A Tightly Coupled Multiprocessor for VLSI Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:25-28 [Conf ] John R. Schinabeck System Architecture for Optimum DC Parameter Measurements. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:29-32 [Conf ] Arthur L. Downey Test Program Optimization Techniques for a High Speed Performance VLSI Tester. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:33-39 [Conf ] Peter Hansen New Techniques for Manufacturing Test and Diagnosis of LSSD Boards. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:40-45 [Conf ] John A. Masciola , Gary Roberts Testing Microprocessor Boards and Systems: A New Approach. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:46-50 [Conf ] Brian C. Crosby FAST Technology In-Circuit Testing Considerations. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:51-56 [Conf ] Steven L. Bates High-Speed In-Circuit Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:57-63 [Conf ] Matt Snook , Bob Illick A New Hardware Architecture for Digital In-Circuit Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:64-71 [Conf ] Richard N. Barnes Fixturing for Surface-Mounted Devices. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:72-75 [Conf ] Edward J. McCluskey , David J. Lu Recurrent Test Patterns. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:76-82 [Conf ] Kewal K. Saluja , Mark G. Karpovsky Testing Computer Hardware through Data Compression in Space and Time. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:83-88 [Conf ] Zeev Barzilai , Barry K. Rosen Comparison of AC Self-Testing Procedures. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:89-94 [Conf ] Jacob Savir , Paul H. Bardell On Random Pattern Test Length. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:95-107 [Conf ] Glenn A. Kramer Employing Massive Parallelism in Digital ATPG Algorithms. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:108-114 [Conf ] J. F. McDonald , C. Benmehrez Test Set Reduction Using the Subscripted D-Algorithm. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:115-121 [Conf ] David Florcik , David Low Simulation Pattern Capturing System for Design Verification Using a Dynamic High Speed Functional Tester (DHSFT). [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:122-128 [Conf ] Michael G. Lamoureux , Vinod K. Agarwal Non-Stuck-At Fault Detection in nMOS Circuits by Region Analysis. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:129-137 [Conf ] Miron Abramovici , Premachandran R. Menon A Practical Approach to Fault Simulation and Test Generation for Bridging Faults. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:138-142 [Conf ] Alexander Miczo The Sequential ATPG: A Theoretical Limit. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:143-149 [Conf ] W. Boggs Integration into the CAD Environment. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:150- [Conf ] Steve Bisset The Develpment of a Tester-Per-Pin VLSI Test System Architecture. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:151-157 [Conf ] M. Ray Mercer Testing Issues at the University of Texas. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:158-159 [Conf ] Kenneth Rose Test Technology in the University. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:160-161 [Conf ] Jacob A. Abraham Incorporating Test Technology into an Undergraduate Curriculum. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:162- [Conf ] Al A. Tuszynski Diversified Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:163-165 [Conf ] Edward J. McCluskey Teaching Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:166-169 [Conf ] Mark R. Barber Subnanosecond Timing Measurements on MOS Devices Using Modern VLSI Test Systems. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:170-180 [Conf ] Lisa Deerr Automatic Calibration for a VLSI Test System. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:181-187 [Conf ] Michael Catalano , Richard K. Feldman , Roberto Krutiansky , Richard Swan Individual Signal Path Calibration for Maximum Timing Accuracy in a High Pincount VLSI Test System. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:188-192 [Conf ] Burnell G. West Attainable Accuracy of Autocalibrating VLSI Test Systems. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:193-199 [Conf ] Richard F. Herlein Optimizing the Timing Architecture of a Digital LSI Test System. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:200-211 [Conf ] John C. Howland , Pat T. Harding Estimating the Required Size of an Automated Test and Repair System from Subassembly Volume and Failure Information. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:212-219 [Conf ] R. Wade Williams Consideration While Introducing a Test Data Management System to the Factory Floor. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:220-225 [Conf ] Jack H. Arabian User's Requirements for Automated Handling in Computer Manufacturing and Board Test. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:226-237 [Conf ] Robert W. Atherton , David M. Campbell Use of In-Fab Parametric Testing for Process Control of Semiconductor Manufacturing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:238-247 [Conf ] Donald S. Cleverley The Role of Testing in Achieving Zero Defects. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:248-253 [Conf ] Gerry Schmid Software Solutions Enhance ATE Networking Capabilities. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:254-259 [Conf ] Alan F. Murray , Peter B. Denyer , David S. Renshaw Self-Testing in Bit Serial VLSI Parts: High Coverage at Low Cost. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:260-268 [Conf ] Yacoub M. El-Ziq , Hamid H. Butt A Mixed-Mode Built-In Self-Test Technique Using Scan Path and Signature Analysis. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:269-274 [Conf ] Michael A. Schuette , John Paul Shen On-Line Self-Monitoring Using Signatured Instruction Streams. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:275-282 [Conf ] Franco Motika , John A. Waicukauski , Edward B. Eichelberger , Eric Lindbloom An LSSD Pseudo Random Pattern Test System. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:283-288 [Conf ] W. S. Blackley , M. A. Jack , J. R. Jordan A Digital Polarity Correlator Featuring Built-In Self Test and Self Repair Mechanisms. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:289-294 [Conf ] John R. Kuban , Bill Bruce The MC6804P2 Built-In Self-Test. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:295-301 [Conf ] David J. Wharton The HITEST Test Generation System Overview. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:302-310 [Conf ] Gordon D. Robinson HITEST : Intelligent Test Generation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:311-323 [Conf ] Colin Maunder HITEST Test Generation System Interfaces. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:324-332 [Conf ] Mats Johansson The GENESYS-Algorithm for ATPG without Fault Simulation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:333-337 [Conf ] Chantal Robach , Ch. Malecha , G. Michel Computer Aided Testability Evaluation and Test Generation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:338-345 [Conf ] Masato Kawai , H. Shibano , S. Funatsu , S. Kato , T. Kurobe , K. Ookawa , T. Sasaki A High Level Test Pattern Generation Algorithm. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:346-353 [Conf ] Charles McMinn The Impact of a VLSI Test System on the Test Throughput Equation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:354-361 [Conf ] Takeshi Shigematsu , Takashi Sakamoto , Yoshio Yamanaka A New Approach to DC Parameter Measurement in the Day of VLSI. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:362-365 [Conf ] R. Y. Li , S. C. Diehl , S. Harrison Power Supply Noise Testing of VLSI Chips. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:366-370 [Conf ] Shigeru Sugamori , Kunio Takeuchi , Hiromi Maruyama , Shinpei Kamata High-Fidelity Device Tester Interface. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:371-378 [Conf ] Phil Brothers New Directions for VLSI Test Systems. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:379-381 [Conf ] Mark A. Myers An Analysis of the Cost and Quality Impact of LSI/VLSI Technology on PCB Test Strategies. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:382-395 [Conf ] Robert E. Huston An Analysis of ATE Testing Costs. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:396-411 [Conf ] Paul N. Manikas , Stephen G. Eichenlaub Reducing the Cost of Quality through Test Data Management. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:412-417 [Conf ] Robert W. Atherton , Alfred H. Miller Jr. , Judith E. Dayhoff Operations Management and Analysis in the Management of Electronic Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:418-427 [Conf ] Andrea S. LaPaugh , Richard J. Lipton Total Fault Testing Using the Bipartite Transformation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:428-434 [Conf ] Jon G. Kuhl , Sudhakar M. Reddy On Testable Design for CMOS Logic Circuits. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:435-445 [Conf ] Bhargab B. Bhattacharya , Bidyut Gupta Syndrome Testable Design of Combinational Networks for Detecting Stuck-At and Bridging Faults. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:446-452 [Conf ] Teruhiko Yamada Syndrome-Testable Design of Programmable Logic Arrays. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:453-459 [Conf ] Marc R. Faucher Pattern Recognition of Bit Fail Maps. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:460-463 [Conf ] Masaaki Arao , Takao Tadokoro , Hiromi Maruyama , Shinpei Kamata Tester Correlation Problem in Memory Testers Used in Production Lines. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:464-470 [Conf ] Donald M. Stewart Production Test and Repair of 256K Dynamic RAMS with Redundancy. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:471-475 [Conf ] Robert L. Hickling Tester Independent Problem Representation and Tester Dependent Program Generation. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:476-482 [Conf ] George F. Sprott An Adaptable Emulation Support Environment for Microprocessor Systems. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:483-488 [Conf ] L. M. Zobniw Designing the VLSI Device-to-Board Test Ukraine Translator. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:489-496 [Conf ] Mark P. Skrzynski , Neal Shea An ETHERNET Based Solution to ATE Networking. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:497-507 [Conf ] Takuji Okamoto , Hiroyuki Shibata , Kozo Kinoshita Design of High-Level Test Language for Digital LSI. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:508-513 [Conf ] David C. Snyder , Elaina S. Stokes , Richard C. Mahoney Inside a Modern Test Language Compiler. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:514-527 [Conf ] Brian J. Sargent Implementation of a Memory-Emulation Diagnostic Technique. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:528-531 [Conf ] Larry C. Sollman An Information-Rich ATE Architecture. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:532-537 [Conf ] Robert S. Broughton Structured Logic Analysis for Manufacturing Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:538-545 [Conf ] C. Timoc , M. Buehler , T. Griswold , C. Pina , F. Stott , L. Hess Logical Models of Physical Failures. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:546-553 [Conf ] Prithviraj Banerjee , Jacob A. Abraham Generating Tests for Physical Failures in MOS Logic Circuits. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:554-559 [Conf ] Yashwant K. Malaiya , Ramesh Narayanaswamy Testing for Timing Faults in Synchronous Sequential Integrated Circuits. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:560-573 [Conf ] Max Khazam Predicting Test Accuracy for Analog In-Circuit Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:574-577 [Conf ] Joel Halbert , Mike Koen A Waveform Digitizer for Dynamic Testing of High Speed Data Conversion Components. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:578-588 [Conf ] Matthew V. Mahoney New Techniques for High Speed Analog Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:589-597 [Conf ] E. A. Sloane , P. W. Dodd A General Method for Increasing Converter Accuracy and Resolution. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:598-605 [Conf ] Douglas A. Blakeslee Real-Time Automatic Calibration of Analog Test Systems. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:606-609 [Conf ] Phil Carrier A Microprocessor Based Method for Testing Transition Noise in Analog to Digital Converters. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:610-621 [Conf ] Aamer Mahmood , Edward J. McCluskey , David J. Lu Concurrent Fault Detection Using a Watchdog Processor and Assertions. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:622-628 [Conf ] Alexander Kheruze , Ken Caruso An Application of Statistical Methods for System Failure Prediction. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:629-634 [Conf ] Frederick G. Danner System Test Visibility Or Why Can't You Test Your Electronics. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:635-639 [Conf ] F. Scott Davidson System Test: Applications of Control Interface Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:640-651 [Conf ] M. Small , D. Murray Bayesian Models of Tests : Some Practical Results. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:652-658 [Conf ] Pat T. Harding , John C. Howland Turning Test Data into Information. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:659-667 [Conf ] Kewal K. Saluja , Li Shen , Stephen Y. H. Su A Simplified Algorithm for Testing Microprocessors. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:668-675 [Conf ] G. F. Meravi , J. J. Bell , J. C. Bernier Analysis of Gate Array Failures Using Functional ATE. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:676-681 [Conf ] Tom Middleton Functional Test Vector Generation for Digital LSI/VLSI Devices. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:682-691 [Conf ] Feng-Hsien Warren Shih Real-Time Product Characterization by Fault Modeling and Pattern Recognitions. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:692-700 [Conf ] C. Timoc , F. Stott , K. Wickman , L. Hess Adaptive Self-Test for a Microprocessor. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:701-705 [Conf ] Paul W. Horstmann Design for Testability Using Logic Programming. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:706-713 [Conf ] Syed Zahoor Hassan Signature Testing of Sequential Machines. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:714-718 [Conf ] Nick Kanopoulos , G. T. Mitchell Testing of Bit-Serial Signal Processors. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:719-727 [Conf ] Marc A. Rich , Daniel E. Gentry The Economics of Parallel Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:728-737 [Conf ] Garry Marks Parallel Testing of Non-Volatile Memories. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:738-745 [Conf ] Stephen W. Bryson Testing a High Performance Modem Filter. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:746-749 [Conf ] Juerg Hofer , Bob Sigsby Digital Signal Processing Test Techniques for Telecommunications Integrated Circuits. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:750-766 [Conf ] Mark Landry Production Testing of PCM (Digital) Audio Circuits. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:767-770 [Conf ] Robert Craven , Joseph Schissler , Peter Konde Chroma Voltmeter Measurement Techniques for Analog LSI Devices. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:771-783 [Conf ] Roger Dunn IC Quality Control by the User. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:784-789 [Conf ] Sushil K. Malik , Jeffrey E. Gunn , Robert E. Camenga Future of Temperature and Humidity Testing: Highly Accelerated Temperature and Humidity Stress Test (HAST). [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:790-795 [Conf ] Kemon P. Taschioglou A Convenient Algebra of Quality for Interpreting ATE Test Data. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:796-803 [Conf ] G. Siva Bushanam , H. Story Safe Operating Zones for Digital In-Circuit Testing. [Citation Graph (0, 0)][DBLP ] ITC, 1983, pp:804- [Conf ]